# **AD146A Datasheet**

# Zhuhai Jieli Technology Co.,LTD

Version: V1.1

Date: 2022.08.15

### **AD146A Features**

#### **CPU Core**

- 32-bit CPU,the highest frequency is 160MHz
- Maximum 16KB 4Way ICache, configurable part Way as a common memory for the CPU use or other Peripheral

#### Memory

- On-chip 32KB SRAM(not including ICache)
- ICache SRAM: 4KB~12KB configurable

#### **Clock Source**

- RC Clock frequency about 16MHz
- LRC( low power RC) clock frequency about 32KHz
- HTC( low drift internal high frequency RC)clock frequency is 5MHz

#### Digital I/O

- Up to 20 programmable digital I/O pins
- USB DP/DM can be configured to normal I/O pins
- General the IO supports
  pull-up(10k),pull-down(60k),
  strong,weak output,input and high
  impedance
- Up to 8 external interrupt/wake-up source(low power available,can be multiplexed to any I/O, with hardware filter)
- Input channel and Output channel, provide arbitrary IO input and output options for some modules

#### **Digital peripherals**

- One Full Speed USB 1.1 PHY
- Two UART Controllers(UART0/1)

UART1 supports DMA and Flow Control

- Two SPI Controllers with DMA(SPI0/1) support master mode and slave mode,SPI0 support 4bit,SPI1support 2bit
- One Spi Flash Controller to run code
- One SD host controller
- Two 16-bit Asynchronous Divider Timers
- IIS for digital Audio streaming, supports host and device mode
- One IIC Controller
- Four channel PWM output
- Infrared remote control decoder
- 0.5 watt Class-D audio amplifier output
- Watchdog
- 64-bit EFUSE

#### **Analog Peripherals**

- MIC amplifier circuit
- Two analog audio input channels
- 16 channel 10-bit high precision ADC
- 16-bit high precision ADC (mainly as recording)
- 16-bit high precision DAC
- Low voltage protection
- Power on reset

#### **Operating Conditions**

Working voltage
VBAT: 2.0v - 5.5v
HPVDD: 2.0v - 5.5v

VDDIO: 2.0v - 3.4v

Operating Temperature: -40°C to +85°C

#### **Package**

QFN32(4mm\*4mm)

#### **Application**

- Sound Toy
- Audio player

### 1. Pin Definition

### 1.1 Pin Assignment



Figure 1-1 AD146A\_QFN32 Package Diagram

### 1.2 Pin Description

Table 1-1 AD146A\_QFN32 Pin Description

| PIN<br>NO. | Name  | Туре | Drive (mA) | Function | Description                                                                                                                                          |
|------------|-------|------|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | PA14  | I/O  | 8/64       | GPIO     | ADC11:ADC Input Channel 11;<br>AUX1:Analog Channel 1 Input;                                                                                          |
| 2          | PA13  | I/O  | 8/64       | GPIO     | ADC10:ADC Input Channel 10; AUX0:Analog Channel 0 Input; MIC_BIAS:Microphone Bias Output; CAP0:Timer0 Capture                                        |
| 3          | PB1   | I/O  | 8/64       | GPIO     | MIC_IN: MIC Input Channel;                                                                                                                           |
| 4          | AGND  | G    | /          |          | Analog Ground;                                                                                                                                       |
| 5          | VCOM  | P    | /          |          | Analog Reference;                                                                                                                                    |
| 6          | PB0   | I/O  | 8/64       | GPIO     | ADC13:ADC Input Channel 13; DAC:Analog Audio Output; LVD:Low Voltage Detect;                                                                         |
| 7          | VDDIO | P    | /          | 4        | GPIO Power;                                                                                                                                          |
| 8          | VBAT  | P    | /          |          | Battery Power Supply;                                                                                                                                |
| 9          | HPVDD | P    | /          |          | Class-D APA Power Supply;                                                                                                                            |
| 10         | DACPO | 0    | /          |          | Class-D APA Positive Output;                                                                                                                         |
| 11         | DACNO | О    | 1          |          | Class-D APA Negative Output;                                                                                                                         |
| 12         | PA12  | I/O  | 8/64       | GPIO     | I2S_LRCK:Audio Link Word Select: SPI1DOB:SPI1 Data Out(B); SD0CMDB:SD0 Command(B); MCAP3:Motor Timer3 Capture;                                       |
| 13         | PAI1  | I/O  | 8/64       | GPIO     | ADC9:ADC Input Channel 9; I2S_SCLK:Audio Link Serial Clock; SPI1CLKB:SPI1 Clock(B); SD0CLKB:SD0 Clock(b); MCAP2:Motor Timer2 Capture;                |
| 14         | PA10  | I/O  | 8/64       | GPIO     | ADC8:ADC Input Channel 8; I2S_DAT3:Audio Link Data3; SPI1DIB:SPI1 Data In(B); SD0DATB:SD0 Data(B); TMR1:Timer1 Clock In; MCAP1:Motor Timer1 Capture; |

|    | T   | 1   | ı    |                                      |                                                                                                                                                                                                             |
|----|-----|-----|------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 | PA9 | I/O | 8    | GPIO<br>(High Voltage<br>Resistance) | I2S_DAT2:Audio Link Data2; UART1TXB:Uart1 Data Out(B); UART1RXB:Uart1 Data In(B); I2C_SDA(D); CAP1:Timer1 Capture; PWM3:PWM Channel3 Output;                                                                |
| 16 | PA8 | I/O | 8    | GPIO<br>(High Voltage<br>Resistance) | I2S_DAT1:Audio Link Data1; I2C_SCL(D); TMR0:Timer0 Clock In; PWM2:PWM Channel2 Output; OSCI:Crystal Oscillator Input;                                                                                       |
| 17 | PA7 | I/O | 8    | GPIO<br>(High Voltage<br>Resistance) | MCLR; I2S_DAT0:Audio Link Data0;                                                                                                                                                                            |
| 18 | PD3 | I/O | 8/64 | GPIO                                 | SPI0DIA(1):SPI0 Data1 In(A);<br>SFCDIA(1):SFC Data1 In(A);                                                                                                                                                  |
| 19 | PD2 | I/O | 8/64 | GPIO (pull up)                       | SPIOCSA:SPIO Chip Select(A);<br>SFCCSA:SFC Chip Select(A);                                                                                                                                                  |
| 20 | PD1 | I/O | 8/64 | GPIO                                 | SPI0DOA(0):SPI0 Data0 Out(A);<br>SFCDOA(0):SFC Data0 Out(A);                                                                                                                                                |
| 21 | PD0 | I/O | 8/64 | GPIO                                 | SPI0CLKA:SPI0 Clock(A); SFCCLKA:SFC Clock(A);                                                                                                                                                               |
| 22 | PD4 | I/O | 8/64 | GPIO                                 | Flash Power Gate;                                                                                                                                                                                           |
| 23 | PA6 | I/O | 8/64 | GPIO                                 | I2S_MCLK:Audio Link Master Clock; SPI1DIC:SPI1 Data In(C); SD0DATD:SD0 Data(D);                                                                                                                             |
| 24 | PA5 | I/O | 8/64 | GPIO                                 | ADC7:ADC Input Channel 7; SPI0DAT3:SPI0 Data Out3 SPI1DOC:SPI1 Data Out(C); SD0CMDC:SD0 Command(C); SD0CMDD:SD0 Command(D); UART0RXA:Uart0 Data In(A);                                                      |
|    |     |     |      |                                      | I2C_SDA(C); PWM1:PWM Channel1 Output;                                                                                                                                                                       |
| 25 | PA4 | I/O | 8/64 | GPIO                                 | ADC6:ADC Input Channel 6; SPI0DAT2:SPI0 Data 2; SPI1CLKC:SPI1 Clock(C); SD0CLKC:SD0 Clock(C); SD0CLKD:SD0 Clock(D); UART0TXA:Uart0 Data Out(A); I2C_SCL(C); TMR2:Timer2 Clock In; PWM0:PWM Channel0 Output; |

#### 5

| 26 | USBDM | I/O      | 10   | USB Negative<br>Data<br>(pull down) | ADC5:ADC Input Channel 5; SPI1DOA:SPI1 Data Out(A); SD0DATC:SD0 Data(C); UART1TXA:Uart1 Data Out(A); I2C_SDA(A);                        |
|----|-------|----------|------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 27 | USBDP | I/O      | 10   | USB Positive Data (pull down)       | ADC4:ADC Input Channel 4; SPI1CLKA:SPI1 Clock(A); UART1RXA:Uart1 Data In(A); I2C_SCL(A);                                                |
| 28 | PA3   | I/O      | 8/64 | GPIO                                | ADC3:ADC Input Channel 3; SPI0DIB(1):SPI0 Data1 In(B); SPI1DIA:SPI1 Data In(A); SD0DATA:SD0 Data(A); PWM2L; MCAP0:Motor Timer2 Capture; |
| 29 | PA2   | I/O      | 8/64 | GPIO                                | ADC2:ADC Input Channel 2;<br>SPI0DOB(0):SPI0 Data0 Out(B);<br>SD0CMDA:SD0 Command(A);<br>I2C_SDA(B);<br>PWM2H;                          |
| 30 | PA1   | I/O      | 8/64 | GPIO                                | ADC1:ADC Input Channel 1; SPI0CLKB:SPI0 Clock(B); SD0CLKA:SD0 Clock(A); UART0RXB:Uart0 Data In(B); I2C_SCL(B); CAP2:Timer2 Capture;     |
| 31 | PA0   | I/O      | 8/64 | GPIO (pull up)                      | Long Press Reset; ADC0:ADC Input Channel 0; UART0TXB:Uart0 Data Out(B);                                                                 |
| 32 | PA15  | I/O<br>G | 8/64 | GPIO                                | ADC12:ADC Input Channel 12; MIC_LDO:Microphone Power Output; Ground;                                                                    |

### 2, Electrical Characteristics

### 2.1 Absolute Maximum Ratings

Table 2-1

| Symbol               | Parameter                     | Min  | Max  | Unit |
|----------------------|-------------------------------|------|------|------|
| Tamb                 | Ambient Temperature           | -40  | +85  | °C   |
| Tstg                 | Storage temperature           | -65  | +150 | °C   |
| VBAT                 | Supply Voltage                | -0.3 | 5.5  | V    |
| HPVDD                | Class D Audio Power Amplifier | -0.3 | 5.5  | V    |
| V <sub>VDDIO33</sub> | 3.3V IO Input Voltage         | -0.3 | 3.6  | V    |

Note: The chip can be damaged by any stress in excess of the absolute maximum ratings listed below

#### 2.2 PMU Characteristics

Table 2-2

| Symbol             | Parameter       | Min | Тур | Max | Unit |    | Test Conditions          |
|--------------------|-----------------|-----|-----|-----|------|----|--------------------------|
| VBAT               | Voltage Input   | 2.0 | 3.7 | 5.5 | V    |    | _                        |
| $V_{HPVDD}$        | Voltage Input   | 2.0 | 3.7 | 5.5 | V    |    | _                        |
| V <sub>VDDIO</sub> | Voltage output  | 2.0 | 3.0 | 3.4 | V    | VB | AT = 3.7V, 100mA loading |
| $I_{VDDIO}$        | Loading current | _   | /   | 100 | mA   |    | VBAT=3.7V                |

### 2.4 IO Input/Output Electrical Logical Characteristics

Table 2-3

| IO input ch       | aracteristics                |               |     |            |      |                 |  |
|-------------------|------------------------------|---------------|-----|------------|------|-----------------|--|
| Symbol            | Parameter                    | Min           | Тур | Max        | Unit | Test Conditions |  |
| $V_{IL}$          | Low-Level Input<br>Voltage   | -0.3          | ı   | 0.3* VDDIO | V    | VDDIO = 3.3V    |  |
| $V_{\mathrm{IH}}$ | High-Level Input<br>Voltage  | 0.7*<br>VDDIO | _   | VDDIO+0.3  | V    | VDDIO = 3.3V    |  |
| IO output c       | IO output characteristics    |               |     |            |      |                 |  |
| V <sub>OL</sub>   | Low-Level Output<br>Voltage  | -             | -   | 0.33       | V    | VDDIO = 3.3V    |  |
| V <sub>OH</sub>   | High-Level Output<br>Voltage | 2.7           | _   | _          | V    | VDDIO = 3.3V    |  |

### 2.5 Internal Resistor Characteristics

Table 2-4

| Port                                       | General<br>Output | High<br>Drive | Internal<br>Pull-Up<br>Resistor | Internal<br>Pull-Down<br>Resistor | Comment                                         |
|--------------------------------------------|-------------------|---------------|---------------------------------|-----------------------------------|-------------------------------------------------|
| PA0~PA6<br>PA10~PA15<br>PB0、PB1<br>PD0~PD4 | 8mA               | 64mA          | 10K                             | 60K                               | 1、PA0&PA7&PD2 default pull up 2、USBDM & USBDP   |
| PA7,PA8,PA9<br>(high voltage I/O)          | 8mA               | _             | 10K                             | 60K                               | default pull down  3 internal pull-up/pull-down |
| USBDP                                      | 10mA              | _             | 1.5K                            | 15K                               | resistance accuracy ±20%                        |
| USBDM                                      | 10mA              | _             | 180K                            | 15K                               |                                                 |

### 2.6 Analog DAC(PB0) Characteristics

Table 2-5

| Parameter          | Min           | Тур    | Max | Unit | Test Conditions        |
|--------------------|---------------|--------|-----|------|------------------------|
| Frequency Response | 20            | ( -X ) | 16K | Hz   | 11/11 /0 ID            |
| THD+N              | / <b>&lt;</b> | -65    | _   | dB   | 1KHz/0dB               |
| S/N                | 4             | 95     | _   | dB   | 100kohm loading        |
| Output Swing       | _             | 0.5    | _   | Vrms | With A-Weighted Filter |
|                    |               | 7.7    |     | 7    | 1KHz/-60dB             |
| Dynamic Range      | <u> </u>      | 92     | _   | dB   | 100kohm loading        |
|                    |               |        |     |      | With A-Weighted Filter |
| Output Resistance  | _             | 8.3    | _   | K    | _                      |

### 2.7 ADC Characteristics

Table 2-6

| Parameter     | Min | Тур | Max | Unit | Test Conditions         |
|---------------|-----|-----|-----|------|-------------------------|
| Dynamic Range | _   | 75  | _   | dB   | 1KHz/210mVrms           |
| S/N           | _   | 79  | _   | dB   | line mode :6dB with cap |
| THD+N         | _   | -70 | _   | dB   | PGAIS=2                 |

## 3. Package Information

### 3.1 QFN32



Figure 3-1. AD146A\_QFN32 Package

## 4. Revision History

| Date       | Revision | Description                      |
|------------|----------|----------------------------------|
| 2021.03.11 | V1.0     | Initial Release                  |
| 2022.08.15 | V1.1     | Package information modification |
|            |          |                                  |

